[1]唐龙飞,田泽,王晋.一种1394b PHY快速锁定时钟恢复电路的设计[J].计算机技术与发展,2015,25(03):146-149.
 TANG Long-fei,TIAN Ze,WANG Jin. Design of a Fast Locking Clock and Data Recovery Circuit of 1394 b PHY[J].,2015,25(03):146-149.
点击复制

一种1394b PHY快速锁定时钟恢复电路的设计()
分享到:

《计算机技术与发展》[ISSN:1006-6977/CN:61-1281/TN]

卷:
25
期数:
2015年03期
页码:
146-149
栏目:
应用开发研究
出版日期:
2015-03-10

文章信息/Info

Title:
 Design of a Fast Locking Clock and Data Recovery Circuit of 1394 b PHY
文章编号:
1673-629X(2015)03-0146-04
作者:
 唐龙飞田泽王晋
 中国航空计算技术研究所
Author(s):
 TANG Long-feiTIAN ZeWANG Jin
关键词:
 模拟插值器差分电荷泵 知时钟恢复快速锁定
Keywords:
 analog interpolatordifferential charge pumpclock recoveryfast locking
分类号:
TP31
文献标志码:
A
摘要:
 为了满足多通道1394b串行收发器芯片对时钟恢复电路锁定时间和相位精度的需求,文中提出了一种快速锁定时钟恢复电路,通过循环移位寄存器控制模拟插值器来实现。该时钟恢复电路通过环形振荡器产生多相时钟,并通过基于差分电荷泵的PLL电路降低了输出时钟信号的抖动;通过将输入数据相位与多相时钟信号进行比较,确定合成输出时钟信号需要的输入时钟相位;通过循环移位寄存器控制模拟插值器的电流,改变输出时钟相位,直至其与输入数据相位锁定。该电路可以解决延迟锁相环时钟恢复电路速度和精度不够的问题。该电路在0.13μm CMOS工艺下实现,可以工作于0.1~1 GHz。当工作电压为1.2 V,输入数据速率为1 Gbps时,电路的功耗为0.8 mW,最小相位变化为3.5 mUI。
Abstract:
 In order to meet the needs of locking time and phase accuracy of clock recovery circuit for 1394b serial transceiver multi chan-nel chip,propose a fast locking clock recovery circuit through analog phase interpolator controlled by shift register in this paper. The clock recovery circuit generates the multiphase clock through a ring oscillator,and reduce the output clock jitter of PLL by a differential charge pump. The input clock phase of CDR circuit is determined by comparing the input data phase with the multiphase clock phase. The shift register changes the current of analog interpolator and so the output clock phase of the CDR circuit,until the output clock phase is locked with the input data. The circuit can solve the problem of insufficient precision and speed encountered by delay PLL circuit. The circuit is realized under 0. 13μm technology and can work at 0. 1~1 GHz. At 1. 2 V operating voltage and 1 Gbps data rate,the power is 0. 8 mW and the minimum phase shifter is 3. 5 mUI.

相似文献/References:

[1]张志宏,吴庆波,邵立松,等.基于飞腾平台TOE协议栈的设计与实现[J].计算机技术与发展,2014,24(07):1.
 ZHANG Zhi-hong,WU Qing-bo,SHAO Li-song,et al. Design and Implementation of TCP/IP Offload Engine Protocol Stack Based on FT Platform[J].,2014,24(03):1.
[2]梁文快,李毅. 改进的基因表达算法对航班优化排序问题研究[J].计算机技术与发展,2014,24(07):5.
 LIANG Wen-kuai,LI Yi. Research on Optimization of Flight Scheduling Problem Based on Improved Gene Expression Algorithm[J].,2014,24(03):5.
[3]黄静,王枫,谢志新,等. EAST文档管理系统的设计与实现[J].计算机技术与发展,2014,24(07):13.
 HUANG Jing,WANG Feng,XIE Zhi-xin,et al. Design and Implementation of EAST Document Management System[J].,2014,24(03):13.
[4]侯善江[],张代远[][][]. 基于样条权函数神经网络P2P流量识别方法[J].计算机技术与发展,2014,24(07):21.
 HOU Shan-jiang[],ZHANG Dai-yuan[][][]. P2P Traffic Identification Based on Spline Weight Function Neural Network[J].,2014,24(03):21.
[5]李璨,耿国华,李康,等. 一种基于三维模型的文物碎片线图生成方法[J].计算机技术与发展,2014,24(07):25.
 LI Can,GENG Guo-hua,LI Kang,et al. A Method of Obtaining Cultural Debris’ s Line Chart Based on Three-dimensional Model[J].,2014,24(03):25.
[6]翁鹤,皮德常. 混沌RBF神经网络异常检测算法[J].计算机技术与发展,2014,24(07):29.
 WENG He,PI De-chang. Chaotic RBF Neural Network Anomaly Detection Algorithm[J].,2014,24(03):29.
[7]刘茜[],荆晓远[],李文倩[],等. 基于流形学习的正交稀疏保留投影[J].计算机技术与发展,2014,24(07):34.
 LIU Qian[],JING Xiao-yuan[,LI Wen-qian[],et al. Orthogonal Sparsity Preserving Projections Based on Manifold Learning[J].,2014,24(03):34.
[8]尚福华,李想,巩淼. 基于模糊框架-产生式知识表示及推理研究[J].计算机技术与发展,2014,24(07):38.
 SHANG Fu-hua,LI Xiang,GONG Miao. Research on Knowledge Representation and Inference Based on Fuzzy Framework-production[J].,2014,24(03):38.
[9]叶偲,李良福,肖樟树. 一种去除运动目标重影的图像镶嵌方法研究[J].计算机技术与发展,2014,24(07):43.
 YE Si,LI Liang-fu,XIAO Zhang-shu. Research of an Image Mosaic Method for Removing Ghost of Moving Targets[J].,2014,24(03):43.
[10]余松平[][],蔡志平[],吴建进[],等. GSM-R信令监测选择录音系统设计与实现[J].计算机技术与发展,2014,24(07):47.
 YU Song-ping[][],CAI Zhi-ping[] WU Jian-jin[],GU Feng-zhi[]. Design and Implementation of an Optional Voice Recording System Based on GSM-R Signaling Monitoring[J].,2014,24(03):47.

更新日期/Last Update: 2015-05-04